- d) In digital system, used to that the circuity used to t
- of the above

| (e) 8 | Count Of the a                                       |
|-------|------------------------------------------------------|
|       | note is thin?                                        |
| What  | Type of logic gate is this? 3 Inputs OR 3 Inputs AND |
| -     | 3 Inputs AND                                         |
| 6     | ) Inputs NAND                                        |
| 6     | none of the above                                    |
| U     |                                                      |

|       | -    | 750   | 25/5 | 3   |   |
|-------|------|-------|------|-----|---|
| - A - | B.   | -     | 1000 | 10  |   |
| 2     |      | -7.04 |      | 1   | - |
| -2011 | 0    |       |      |     | _ |
|       |      | 0 1   |      | -   |   |
| 9     | est. | 301   |      | -1- |   |
| 0     |      | 6     |      | -:- |   |
|       | 2    | -701  |      | -1  |   |
| 4-3-  | 0    |       |      | 1   |   |
| 1.15  |      |       |      |     |   |
|       | -3-4 |       |      |     |   |

Output

What function is implemented by the circuit shown

$$d)x+y+z$$

What function is implemented by the circuit shown 6.

$$a)x+y+z$$

$$d)x+y+z$$

What function is implemented by the circuit shown

$$c)\overline{xy+yz}$$

$$d)x.y+y.z$$

Use Boolean algebra to simplify the logic function A + (A.B) 8. (a) A.B + A

valuations for input switches A, B and C that generate a 1 at the output: (A=1, B=1, C=0), (A=1, B=0, C=1), (A=0, B=1, C=1),
i. Complete the truth table
ii. Write the Boolean expression
iii. Draw the Logic circuit

F. K AMPONG

| A | B | e | untper |
|---|---|---|--------|
|   | 0 |   |        |
| 1 | 1 |   |        |
| 1 | 0 | 1 |        |
| 0 | 1 | - |        |

# Appendix A

# Single-Variable Theorems

1a. 
$$x \cdot 0 = 0$$

1b. 
$$x+1=1$$

$$2a. \quad x \cdot 1 = x$$

or in digital systems, the convention will upulse and store them is very simple that the circular wood or purpose, and special and store them is very simple

c) Notice of the shore.

- What type of legic pain is this?

  - 3 Jugada AND
  - 3 Imputs Next

| 23 3 EMP          |    | X (7) |     |
|-------------------|----|-------|-----|
| No. of Street, or | of | atu   | 388 |
| DOUBLE            |    |       |     |

| CAS  | 1.301.7 | 185/5 | A.A. |  |
|------|---------|-------|------|--|
|      |         | 7.0   |      |  |
|      |         | 1     |      |  |
|      |         |       | 1    |  |
| 9-11 |         | 7     |      |  |
| B-19 |         |       | 100  |  |
|      |         |       |      |  |

What function is implemented by the creatt shown

What function is implemented by the circuit shown

What function is implemented by the circuit shown



Use Boolean algebra to simplify the logic function A + (A, B)

March 2014

TIME: 136

Answer all questions Answer all questions

Answer section A on the question paper and section B in your answer booklet, Answer section A - list of Boolean algebra theorems) (Find attached: Appendix A - list of Boolean algebra theorems) Section A [10 Marks]

- Digital circuits play a very important role in today's electronic systems. They are employed in almost every facet of electronics, excluding a) Control Instrumentation

  - b) Communication
  - c) Computing
  - Amplification of weak signals
  - None of the above
- A logic gate is:
  - A special type of amplifier circuit designed to amplifier voltage signals corresponding to binary 1's and 0's.
  - A special type of amplifier circuit designed to amplifier current signals ы corresponding to binary 1's and 0's.
  - A special type of voltage amplifier circuit designed to generate voltage signals corresponding to binary 1's and 0's. c):
  - A special type of amplifier circuit designed to accept and generate voltage signals corresponding to binary 1's and 0's.
  - None of the above 0)
- Which of the following statements about a logic gate is false?
  - a) Gate circuits are most commonly represented in a schematic by their own unique symbols rather than by their constituent transistors and resistors.
  - b) Logic circuits provide solution to a problem. They implement functions that are needed to carry out specific tasks
  - (3) Within the framework of a computer, logic circuits do not provide complete capability for execution of programs and processing of data.



## EXERCISE 2

| 1. | In MOSFET the current control mechanism is based on an established by the voltage applied to the control terminal.  (a) Electric field  (b) Induction layer  (c) Induced field  (d) None of the above                                                                                                                                                                                                                                                               |
|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 2. | <ul> <li>In the n-channel depletion-type MOSFET, the threshold voltage is</li> <li>(a) The value of the Gate-to-source voltage at which the channel is completely depleted of electrons.</li> <li>(b) The value of the Gate-to-source voltage at which a sufficient number of mobile electrons accumulate in the channel region to form a conducting channel.</li> <li>(c) The value of the saturation voltage.</li> <li>(d) The inversion layer voltage</li> </ul> |
| 3. | What is an inversion layer?  (a) An induced channel  (b) A depletion layer  (c) A pn junction  (d) The gate electrode                                                                                                                                                                                                                                                                                                                                               |
| 4. | For the JFET to operate in the pinch-off  (a) The drain voltage must be greater than the gate voltage by at least  V <sub>p</sub>  .  (b) The source voltage must be greater than the drain voltage by –Vp.  (c) The gate voltage must be less than the source voltage by –Vp  (d) None of the above.                                                                                                                                                               |
| 5. | The conduction of the channel is proportional to  (a) The pn junction voltage between the source and the drain.  (b) The excess gate voltage  (c) The threshold voltage  (d) The inversion layer voltage                                                                                                                                                                                                                                                            |
| 6. | The maximum value of the gate-to-source voltage in an n-type JFET is (a) $-1$ V (b) $+1$ V (c) $0$ V (d) $0.7$ V                                                                                                                                                                                                                                                                                                                                                    |

Give the names of the following circuit symbols.

7.



8.



n-channel Enhancement MOSFET

n-channel Depletion MOSFET

9.



10.



n-channel JFET

p-channel Enhancement MOSFET

11.



12.



p-channel Depletion type MOSFET

p-channel JFET

#### Example 1

Design the circuit of fig.1 so that the transistor operates at  $I_D$  = 0.4mA and  $V_D$  = +1V. The NMOS transistor has Vt. = 2V,  $\mu_n C_{ox}$  = 20 $\mu$ A/V², L = 10  $\mu$ m, and W = 400  $\mu$ m. neglect the channel-length modulation effect (i.e. assume  $\lambda$  = 0).



#### Example 2

Design the circuit in fig. 2 to obtain a current  $I_D$  of 0.4mA. give the value required for R and find the dc voltage  $V_D$ . Let the NMOS transistor have Vt. = 2 V,  $\mu_n C_{ox}$  = 20  $\mu$ A/V², L = 10  $\mu$ m, and W = 100  $\mu$ m. neglect the channel-modulation effect (i.e. assume  $\lambda$  = 0).



## **Digital circuits**

#### Short quiz 1

- 1. What is meant by the term analog, with regards to an electronic circuit?
- 2. What is meant by the term digital, with regards to an electronic circuit?
- 3. A NOT circuit is also called a/an ......

4.

|   | OUTPUT |   |   |
|---|--------|---|---|
| С | В      | А | Y |
| 0 | 0      | 0 | 0 |
| 0 | 0      | 1 | 0 |
| 0 | 1      | 0 | 0 |
| 0 | 1      | 1 | 0 |
| 1 | 0      | 0 | 1 |
| 1 | 0      | 1 | 0 |
| 1 | 1      | 0 | 0 |
| 1 | 1      | 1 | 1 |

Let us assume that we are designing a simple electronic lock. The lock will open only when certain switches are activated. The figure above is a truth table for the electronic lock. Notice that there are two valuations for input switches A, B and C that generate a 1 at the output. A 1 at the output will open the lock.

- i. Write the Boolean expression
- ii. Draw the Logic circuit
- 5. A certain application requires that two lines be monitored for the occurrence of a HIGH level voltage on either or both lines. Upon detection of a HIGH level, the circuit must provide a LOW voltage to energize an alarm circuit.

- i. Design the truth table
- ii. Write the Boolean expression
- iii. Draw the Logic circuit

6. The logic circuit shown below is used to turn on a warning buzzer at "X" based on the input conditions at A, B, and C. A simplified equivalent circuit that will perform the same function can be formed by using Boolean algebra. Write the equation of the circuit, simplify the equation and draw the logic circuit of the simplified equation.



7. Write the Boolean logic equation and draw the logic circuit that represents the following function:

A Bank burglar alarm (A) is to activate if it is after Banking hours (H) and the front door (F) is opened or if it is after Banking hours (H) and the vault door (V) is opened.

The logic level of the variable H is "1" after Banking hours and "0" during Banking hours. F is "1" if the door sensing switch is open and "0" if the door sensing switch is closed. V is "1" if the vault sensing switch is open and "0" if the vault sensing switch is closed.

or in digital systems, the convention will upulse and store them is very simple that the circular wood or purpose, and special and store them is very simple

Notice of the shares

What type of legic paid is this?

3 hapons Oil

5) 3 Inquits AND

3 Inquits NOR

3 Inquits NANO

nome of the above.

| 138 | 4.1 | ma. |    | 12 - |  |
|-----|-----|-----|----|------|--|
|     | -10 |     |    |      |  |
|     |     |     | 30 |      |  |
|     | -10 |     |    | 120  |  |
|     |     |     |    | - 10 |  |
|     |     |     |    | 12   |  |
|     |     | 871 |    | 12   |  |
|     |     |     |    | 11   |  |
|     | -10 |     |    |      |  |

What function is implemented by the circuit shown

What function is implemented by the circuit shown



What function is implemented by the circuit shown



Use Boolean algebra to simplify the logic function A + (A, B)

10 Simplify the engression (4+C/88+3)-7
(10 AC-80) (4-1) + 3-0
(11 AC-80) (4-1) + 3-0
(12 AC-80)



Figure 1

III. Figure I is the alternate logic gate representation for a

國際

SE AND

SE NOTE

(B) NASSE

# SECTION B THEORY: ANSWER THIS SECTION IN YOUR BOOKERTS

- 12. For the circuit in figure 2 perform the following:
  - L. Write down the Business expression.
  - IL Simplify the Boolean expension
  - III. Draw the simplified circuit



A standard they of representing the behavior of helic circums and use of the behavior of helic circums and assume (c) is no usual gates

(d) Truth tables

The output of an AND gate with three inputs. A. B. and C. is HiGH is A = 1, B = 1, C = 1

(d) A = 0, B = 0, C = 1

(d) A = 1, B = 1, C = 1

(d) A = 1, B = 9, C = 1

(e) If a 3-input NOR gate has eight input pressibilities, how many of those will result in a HiGH output?

(b) 2

7. Lise Boolean algebra to simplify the logic function A + (A B)

ATES)

15) 7

(d) \$

8. Use Boolean algebra to simplify the logic function A.(B + F.C).

(b) Bostom algebra themone and assem-(v) I several pates (2) I suit sattles The output of an AND gate with three inputs, A. B. and C. is HIGH M CO A = 1. B = 1. C = 0 (B) A = 0 B - 0 C = 0 -61 (s) A = 1, B = 1, C = 1 (d) A = 1, B = 0, C = 1If a 3-input NOR gate has eight input possibilities, how many of those will result in a Hittil comput? (1) 693 2537 (点) 发 Use Boolean algebra to simplify the logic function A + (A B) AT GE (a) AB + A CA A+B (c) 2 + A

A standard may of representing the technique of logic circums from the

Co Bioslean alyetra

- 8. Use Boolean algebra to simplify the logic function A.(B \$ C).
  - (ALB+C)
  - (b) A+ 8

(d) A.A

- (c) A.C + B
- (d) A + B.C

Distriction of concessing the believes of organization in the (b) Bushess display beart (c) Universal gates (C) Trust salies The super of an UND gate with lines street, A.S. and C.S. St. 1 x - 1 x - 1 x - 1 x 13 12 (0) x = 0 3 = 0 c = 0 (4) 第二旦建一旦达一旦 (01) x = 1 (0) = 1 (0 = 1) 6 WatStomer NOW part has eight layer prescribilities, how many will result in a HIGH contest 0 (69) 12 (60)77 100.08

Uker Blookson silgebra to simplify the large function A = (A B | (B) A B + A | (B B ) A + B | (B) A + A | (B) A +

田油

8. Use Bloddens algebra to simplify the logic function ALB -

THE REPORT OF

田主江一日

WIN THE

Use Boolean algebra to simplify the logic function  $A.(B+\rlap/B.C)$  .

(a) A(B + C)

(b) A + B

KLAC+B

GA+BC

10. Simplify the logic function  $F = (B+A) \cdot (B+C)$ 

(a) 8+A.C

BA-B (A-B)(BC)

(d) C+AB

### SECTION B [10 MARKS]

## ANSWER ALL QUESTIONS FROM THIS SECTION IN YOUR ANSWER BOOKS

Draw the Logic circuit that would be used to implement the following Boolean squations.

#) P = (AC + BC)(A + C)

b) R-BC+D-AD

c) 5-B(A+C)+AC+D

|   | INPUT      |   | OUTPUT |
|---|------------|---|--------|
| 0 | 19.        | A | Y-     |
| 9 | 9          | 0 | 1      |
|   | . 0        | 1 | 1      |
|   | 1          | 0 | 1      |
|   | To be seen | 1 | 9      |
|   | . 0        | 0 | 0      |
|   |            | 1 | Y      |
|   | 1          | 0 |        |
|   |            |   | -      |

Let us assume that we are designing a simple electronic lock. The lock will open only when certain switches are activated. A 1 at the output will open the lock. There are three d) In digital systems, that the circuity used to E

e) None of the above

What Doe of logic gate is this?
3 Inputs OR
5) 3 Inputs AND

c) 3 Inputs NOR none of the above

|     | 165  | F.C | 950 |      |  |
|-----|------|-----|-----|------|--|
| 1   | -    | 1.0 |     | - 22 |  |
| 9   |      | 2   |     | - 1  |  |
|     |      | 0   |     |      |  |
| -9  | -0.5 | 1 1 |     | -12  |  |
|     | -2-  |     |     |      |  |
|     |      | 1   |     | - 1  |  |
| 100 | 3    | 1 0 |     |      |  |
|     |      | 4-3 |     |      |  |

What function is implemented by the circuit shown

$$d)x+y+z$$

What function is implemented by the circuit shown 6.

$$a)x+y+z$$

$$d)x+y+z$$

What function is implemented by the circuit shown

$$d)x.y+y.z$$

Use Boolean algebra to simplify the logic function A + (A.B) 8. (a) A.B + A

valuations for input switches A, B and C that generate a 1 at the output: (A=1, B=C=0), (A=1, B=0, C=1), (A=0, B=1, C=1),
i. Complete the truth table
ii. Write the Boolean expression
iii. Draw the Logic circuit

F. K AMPONG

| A | B | e | outpe |
|---|---|---|-------|
| - | 0 | 0 |       |
| 1 | 1 | 0 |       |
| 1 | 0 | 1 |       |
| 0 | 1 | 1 |       |

# Appendix A

# Single-Variable Theorems

1a. 
$$x \cdot 0 = 0$$

1b. 
$$x+1=1$$

$$2a. \quad x \cdot 1 = x$$

valuations for input switches A, B and C that generate a 1 at the output: (A=1, B=C=0), (A=1, B=0, C=1), (A=0, B=1, C=1),
i. Complete the truth table
ii. Write the Boolean expression
iii. Draw the Logic circuit

F. K AMPONG

| A | B | e | outpe |
|---|---|---|-------|
| - | 0 | 0 |       |
| 1 | 1 | 0 |       |
| 1 | 0 | 1 |       |
| 0 | 1 | 1 |       |

# Appendix A

# Single-Variable Theorems

1a. 
$$x \cdot 0 = 0$$

1b. 
$$x+1=1$$

$$2a. \quad x \cdot 1 = x$$

March 2014

TIME: 136

Answer all questions Answer all questions

Answer section A on the question paper and section B in your answer booklet, Answer section A - list of Boolean algebra theorems) (Find attached: Appendix A - list of Boolean algebra theorems) [10 Marks] Section A

- Digital circuits play a very important role in today's electronic systems. They are employed in almost every facet of electronics, excluding a) Control Instrumentation

  - b) Communication
  - c) Computing
  - Amplification of weak signals
  - None of the above
- A logic gate is:
  - A special type of amplifier circuit designed to amplifier voltage signals corresponding to binary 1's and 0's.
  - A special type of amplifier circuit designed to amplifier current signals ы corresponding to binary 1's and 0's.
  - A special type of voltage amplifier circuit designed to generate voltage signals corresponding to binary 1's and 0's. c):
  - A special type of amplifier circuit designed to accept and generate voltage signals corresponding to binary 1's and 0's.
  - None of the above 0)
- Which of the following statements about a logic gate is false? 3.
  - a) Gate circuits are most commonly represented in a schematic by their own unique symbols rather than by their constituent transistors and resistors.
  - b) Logic circuits provide solution to a problem. They implement functions that are needed to carry out specific tasks
  - Within the framework of a computer, logic circuits do not provide complete capability for execution of programs and processing of data.

March 2014

TIME: 136

Answer all questions Answer all questions

Answer section A on the question paper and section B in your answer booklet, Answer section A - list of Boolean algebra theorems) (Find attached: Appendix A - list of Boolean algebra theorems) [10 Marks] Section A

- Digital circuits play a very important role in today's electronic systems. They are employed in almost every facet of electronics, excluding a) Control Instrumentation

  - b) Communication
  - c) Computing
  - Amplification of weak signals
  - None of the above
- A logic gate is:
  - A special type of amplifier circuit designed to amplifier voltage signals corresponding to binary 1's and 0's.
  - A special type of amplifier circuit designed to amplifier current signals ы corresponding to binary 1's and 0's.
  - A special type of voltage amplifier circuit designed to generate voltage signals corresponding to binary 1's and 0's. c):
  - A special type of amplifier circuit designed to accept and generate voltage signals corresponding to binary 1's and 0's.
  - None of the above 0)
- Which of the following statements about a logic gate is false? 3.
  - a) Gate circuits are most commonly represented in a schematic by their own unique symbols rather than by their constituent transistors and resistors.
  - b) Logic circuits provide solution to a problem. They implement functions that are needed to carry out specific tasks
  - Within the framework of a computer, logic circuits do not provide complete capability for execution of programs and processing of data.



ii) Using Boolean algebra, reduce the logic function described to a simpler form and sketch the resulting circuit.

- iii) If a burglar named Freshman, who has studied Boolean algebra, wants to rob the Bank by tampering with the sensors to prevent the alarm from going off, what would be the easiest way? Explain your answer.
- 8. Show that the following four circuits are identical in function.



#### **Single-Variable Theorems**

1a. 
$$x \cdot 0 = 0$$

1b. 
$$x + 1 = 1$$

2a. 
$$x \cdot 1 = x$$

2b. 
$$x + 0 = x$$

3a. 
$$x \cdot x = x$$

3b. 
$$x + x = x$$

4a. 
$$x \cdot \bar{x} = x$$

4b. 
$$x + \bar{x} = 1$$

5. 
$$\bar{\bar{x}} = x$$

#### **Two-and Three-Variable Properties**

1a. 
$$x \cdot y = y \cdot x$$
 Cumulative

1b. 
$$x + y = y + x$$

2a. 
$$x \cdot (y \cdot z) = (x \cdot y) \cdot z$$
 Associative

2b. 
$$x + (y + z) = (x + y) + z$$

3a. 
$$x \cdot (y + z) = x \cdot y + x \cdot z$$
 Distributive

3b. 
$$x + y \cdot z = (x + y) \cdot (x + z)$$

4a. 
$$x + x \cdot y = x$$
 Absorption

4b. 
$$x \cdot (x + y) = x$$

5a. 
$$x \cdot y + x \cdot \overline{y} = x$$
 Combining

$$5b.(x+y)\cdot(x+\bar{y})=x$$

6a. 
$$\overline{x \cdot y} = \overline{x} + \overline{y}$$
 DeMorgan's Theorem

6b. 
$$\overline{x+y} = \bar{x} \cdot \bar{y}$$

7a. 
$$x + \bar{x} \cdot y = x + y$$

7b. 
$$x \cdot (\bar{x} + y) = x \cdot y$$

8a. 
$$x \cdot y + y \cdot z + \bar{x} \cdot z = x \cdot y + \bar{x} \cdot z$$
 Consensus

8b. 
$$(x + y) \cdot (y + z) \cdot (\bar{x} + z) = (x + y) \cdot (\bar{x} + z)$$

4.13 If in the circuit of Example 4.4 the value of R<sub>D</sub> is doubled, find approximate values for I<sub>D</sub> and V<sub>D</sub>.
Ans. 0.2 mA; 0.05 V

## **EXAMPLE 4.5**

Analyze the circuit shown in Fig. 4.23(a) to determine the voltages at all nodes and the currents through all branches. Let  $V_i = 1$  V and  $k'_n(W/L) = 1$  mA/V<sup>2</sup>. Neglect the channel-length modulation effect (i.e., assume  $\lambda = 0$ ).



#### Solution

Since the gate current is zero, the voltage at the gate is simply determined by the voltage divider formed by the two  $10\text{-M}\Omega$  resistors,

$$V_G = V_{DD} \frac{R_{G2}}{R_{G2} + R_{G3}} = 10 \times \frac{10}{10 + 10} = +5 \text{ V}$$

With this positive voltage at the gate, the NMOS transistor will be turned on. We do not know, however, whether the transistor will be operating in the saturation region or in the triode region. We shall assume saturation-region operation, solve the problem, and then check the validity of our assumption. Obviously, if our assumption turns out not to be valid, we will have to solve the problem again for triode-region operation.

Refer to Fig. 4.23(b). Since the voltage at the gate is 5 V and the voltage at the source is  $I_D$  (mA) × 6 (k $\Omega$ ) =  $6I_D$ , we have

$$V_{GS} = 5 - 6I_D$$

Thus  $I_D$  is given by

$$\begin{split} I_D &= \frac{1}{2} k_n' \, \frac{W}{L} \big( V_{GS} - V_t \big)^2 \\ &= \frac{1}{2} \times 1 \times \big( 5 - 6 I_D - 1 \big)^2 \end{split}$$

which results in the following quadratic equation in  $I_D$ :

$$18I_D^2 - 25I_D + 8 = 0$$

This equation yields two values for  $I_D$ : 0.89 mA and 0.5 mA. The first value results in a source voltage of  $6 \times 0.89 = 5.34$ , which is greater than the gate voltage and does not make physical sense as it would imply that the NMOS transistor is cut off. Thus,

$$I_D = 0.5 \text{ mA}$$
  
 $V_S = 0.5 \times 6 = +3 \text{ V}$   
 $V_{GS} = 5 - 3 = 2 \text{ V}$   
 $V_D = 10 - 6 \times 0.5 = +7 \text{ V}$ 

Since  $V_D > V_G - V_D$ , the transistor is operating in saturation, as initially assumed.

Design the circuit in Fig. 4.21 to obtain a current  $I_0$  of 80  $\mu$ A. Find the value required for  $R_i$  and find the dc voltage  $V_D$ . Let the NMOS transistor have  $V_i=0.6$  V.  $\mu_{\rm x}C_{ox}=200~\mu{\rm A/V}^2$ ,  $L=0.8~\mu{\rm m}$ , and  $W=4~\mu{\rm m}$ . Neglect the channel-length modulation effect (i.e., assume  $\lambda=0$ ).



FIGURE 4.21 Circuit for Example 4.3.

#### Solution

Because  $V_{DG} = 0$ ,  $V_D = V_G$  and the FET is operating in the saturation region. Thus,

$$\begin{split} I_{ii} &= \frac{1}{2} \mu_n C_{nx} \frac{W}{L} (V_{GS} - V_i)^2 \\ &= \frac{1}{2} \mu_n C_{nx} \frac{W}{L} V_{OV}^2 \end{split}$$

from which we obtain  $V_{OV}$  as

$$V_{OV} = \sqrt{\frac{2I_D}{\mu_* C_{ot}(W/L)}}$$
  
=  $\sqrt{\frac{2 \times 80}{200 \times (4/0.8)}} = 0.4 \text{ V}$ 

Thus,

$$V_{GS} = V_z + V_{OV} = 0.6 + 0.4 = 1 \text{ V}$$

and the drain voltage will be

$$V_D = V_G = +1~\mathrm{V}$$

The required value for R can be found as follows:

$$\begin{split} R &= \frac{V_{DD} - V_D}{I_D} \\ &= \frac{3-1}{0.080} = 25 \text{ k}\Omega \end{split}$$

#### EXAMPLE 4.4

Design the circuit in Fig. 4.22 to establish a drain voltage of 0.1 V. What is the effective resistance between drain and source at this operating point? Let  $V_r = 1$  V and  $k_d^2(W/L) = 1$  mA/V<sup>2</sup>.



FIGURE 4.22 Circuit for Example 4.4.

#### Solution

Since the drain voltage is lower than the gate voltage by 4.9 V and  $V_{\gamma}=1$  V, the MOSFET is operating in the triode region. Thus the current  $I_{D}$  is given by

$$\begin{split} I_D &= k_n' \frac{W}{L} \Big[ (V_{GS} - V_t) V_{DS} - \frac{1}{2} V_{DS}^2 \Big] \\ I_D &= 1 \times \Big[ (5-1) \times 0.1 - \frac{1}{2} \times 0.01 \Big] \\ &= 0.395 \text{ mA} \end{split}$$

The required value for  $R_D$  can be found as follows:

$$\begin{split} R_D &= \frac{V_{DD} - V_D}{I_D} \\ &\approx \frac{5 - 0.1}{0.395} \approx 12.4 \text{ k}\Omega \end{split}$$

In a practical discrete-circuit design problem one selects the closest standard value at for, say, 5% resistors—in this case, 12 k $\Omega$ ; see Appendix G. Since the transistor is open the triode region with a small  $V_{D0}$ , the effective drain-to-source resistance can be determ follows:

$$r_{DS} = \frac{V_{DS}}{I_D}$$
  
=  $\frac{0.1}{0.395} = 253 \Omega$ 

Design the circuit of Fig. 4.20 so that the transistor operates at  $I_D=0.4$  mA and  $V_D=+0.5$  V. The NMOS transistor has  $V_c=0.7$  V,  $\mu_e C_m=100~\mu\text{A/V}^2$ ,  $I_c=1~\mu\text{m}$ , and  $W=32~\mu\text{m}$ . Neglect the channel-length modulation effect (i.e., assume that  $\lambda=0$ ).



FIGURE 4.20 Circuit for Example 4.2.

#### Solution

Since  $V_0 = 0.5$  V is greater than  $V_0$ , this means the NMOS transistor is operating in the saturation region, and we use the saturation-region expression of  $i_0$  to determine the required value of  $V_{63}$ .

$$I_{D} = \frac{1}{2} \mu_{n} C_{os} \frac{W}{L} (V_{OS} - V_{i})^{2}$$

Substituting  $V_{GS} - V_t = V_{GV}$ ,  $I_B = 0.4$  mA = 400  $\mu$ A,  $\mu_a C_{aa} = 100$   $\mu$ A/V<sup>2</sup>, and W/L = 32/1 gives

$$400 = \frac{1}{2} \times 100 \times \frac{32}{1} V_{OV}^2$$

which results in

$$V_{OV} = 0.5 \text{ V}$$

Thus,

$$V_{GS} = V_t + V_{OV} = 0.7 + 0.5 = 1.2 \text{ V}$$

Referring to Fig. 4.20, we note that the gate is at ground potential. Thus the source must be at  $-1.2~\rm V_{\odot}$  and the required value of  $R_{\rm S}$  can be determined from

$$R_5 = \frac{V_5 - V_{55}}{I_0}$$
  
=  $\frac{-1.2 - (-2.5)}{0.4} = 3.25 \text{ k}\Omega$ 

To establish a dc vostage of +0.5 V at the drain, we must select  $R_D$  as follows:

$$\begin{split} R_D &= \frac{V_{DD} - V_D}{I_D} \\ &= \frac{2.5 - 0.5}{0.4} = 5 \text{ k}\Omega \end{split}$$

#### Inverter.



# AND:

$$A \longrightarrow X = AB$$

| $\boldsymbol{A}$ | B | X |
|------------------|---|---|
| 0                | 0 | 0 |
| 0                | 1 | 0 |
| 1                | 0 | 0 |
| 1                | 1 | 1 |

### OR:

$$\begin{array}{c} A \\ B \end{array} \longrightarrow X = A + B$$

# NAND:

$$A = A = AB$$

| A | B | X |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 1 |
| 1 | 0 | 1 |
| 1 | 1 | 0 |

## NOR:



(a)